Aditi S.Tadas, Dinesh Rotake, G.H. Raisoni Institute of Engineering and Technology for Womens, Nagpur, India.
DOI : 01.0401/ijaict.2014.07.18
International Journal of Advanced Information and Communication Technology
Received On : October 13, 2017
Revised On : November 20, 2017
Accepted On : December 13, 2017
Published On : January 05, 2017
Volume 04, Issue 01
Pages : 608-609
Abstract
The idea for designing the Divider unit is adopted from ancient Indian mathematics "Vedas" .Vedic Mathematics is the old method of computing. With the advent of new technology in the fields of VLSI and communication, there is also an always increasing demand for high speed processing and low area design. Divider is an important fundamental function in arithmetic operations. It is also known fact that the Divider unit forms an integral part of processor design. Due to this regard, high speed Divider architectures become the need of the day. In this, we introduce a performance of the device with various methods of Vedic Mathematics .The methods used in this are faster than the Normal methods of Division. The functionality of these circuits was checked and performance parameters were calculated. The design and experiments were carried out on a Xilinx and implementation of FPGA and the timing and area of the design, on the same parameters have been calculated.
Keywords
Nikhilam Navatascaramam Dasatah (NND), Paravartya Yojayet, Flagpole (Dhvajanka), Vedic Mathematics.
Cite this article
Aditi S.Tadas, Dinesh Rotake, “Design and Simulation of 64 Bit Divider using Vedic Mathematics” INTERNATIONAL JOURNAL OF ADVANCED INFORMATION AND COMMUNICATION TECHNOLOGY, pp.608-609, January 05, 2017.
Copyright
© 2017 Aditi S.Tadas, Dinesh Rotake. This is an open access article distributed under the terms of the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited.